Автори | Neha Goel1, Manoj Kumar Pandey2 |
Афіліація | 1 Research Scholar, SRM University, NCR Campus Ghaziabad, India 2 Department of ECE, SRM University NCR Campus Ghaziabad, India |
Е-mail | |
Випуск | Том 9, Рік 2017, Номер 5 |
Дати | Одержано 20.06.2017, у відредагованій формі - 20.06.2017, опубліковано online - 16.10.2017 |
Цитування | Neha Goel, Manoj Kumar Pandey, J. Nano- Electron. Phys. 9 No 5, 05002 (2017) |
DOI | 10.21272/jnep.9(5).05002 |
PACS Number(s) | 85.30.tv |
Ключові слова | Fully Depleted Silicon on insulator (FDSOI) (2) , 3D analytical model, Short channel effects (SCE), Bulk CMOS, Surface potential (9) , Threshold voltage (15) , Drain induced barrier lowering (DIBL). |
Анотація | Design consideration of a fully depleted SOI (Silicon-On-Insulator) MOSFET device by three dimensional mathematical modeling is presented in this paper. To the best of our knowledge, when our device is fabricated in nanometer regime, the threshold voltage changes due to various effects. Back gate voltage plays a significant role on the controlling of threshold voltage. Separation of variable is used to solve the Poisson’s three dimensional equation, analytically with suitable boundary conditions for the threshold voltage of double gate SOI MOSFET with the influence of biasing with back gate. In this work, changes in threshold voltage has been calculated and demonstrated that how short channel effects and DIBL can be suppressed with application of Back Gate bias voltage |
Перелік цитувань |