## Performance Estimation of Recessed Modified Junctionless Multigate Transistor

K. Kalai Selvi<sup>1,\*</sup>, K.S. Dhanalakshmi<sup>2</sup>, Kalaivani Kanagarajan<sup>3</sup>

Government College of Engineering, Tirunelveli, Tamil Nadu, India
 Kalasalingam Academy of Research and Education, Virudhunagar, Tamil Nadu, India
 Nxp Semiconductors, Bangalore, India

(Received 29 August 2021; revised manuscript received 20 February 2022; published online 28 February 2022)

Scaling has been instrumental in improving speed and power consumption. Moore's law insists on a constant periodic decrease in the size of devices. Gate dielectric engineering is one of the means to reduce the size of devices. This paper describes the simulation of the electrical characteristics of a reduced channel width and an increased dielectric thickness at the gate edges of a junctionless multigate transistor. The novelty of the work is the increased gate oxide thickness at the edges that reduces the leakage current. HfO<sub>2</sub> is used as a dielectric material because thin SiO<sub>2</sub> layer causes leakage through the gate oxide and into the channel. The excellent property of  $HfO_2$  is its high dielectric constant value (20-25), which is 4 to 6 times higher than of SiO<sub>2</sub>. In this work, the performance parameters of a double-gate junctionless FET, namely the threshold voltage (Vth), OFF-current, ON-current, ON-to-OFF current ratio, and subthreshold swing (SS), have been investigated for the gate work function window from 4.6 to 5.0 eV. In the work function window, optimal performance has been found for a gate work function of 4.9 eV. The proposed device has low  $I_{OFF}$  and subthreshold swing when compared to conventional junctionless FET. This paper presents the simulation of a junctionless transistor using Atlas Silvaco TCAD tool. The device shows OFFcurrent of the order of  $10^{-16}$  A/µm, ON-to-OFF current ratio of the order of  $10^{11}$  and subthreshold swing of 59.78 mV/dec. The device shows constant subthreshold swing for the work function range of 4.6 to 5.0 eV. The simulation results show that the proposed device is suitable for low power applications.

**Keywords:** Junctionless field effect transistor (JLFET), Work function (WF), Recessed modified JLFET, Subthreshold swing (SS), Oxide thickness at the gate edges, Reduced channel width, HfO<sub>2</sub>.

DOI: 10.21272/jnep.14(1).01008

PACS number: 85.30.Tv

### 1. INTRODUCTION

Junctionless field effect transistor (JLFET) was introduced by J.E. Lilienfeld in the 1920s and the device was fabricated in 2010 [1, 2]. The requirements for JLFET are that the transistor must be heavily doped  $(1 \cdot 10^{19} \text{ cm}^{-3})$ , and the channel thickness has to be on the nanometer scale (10 nm) [2]. JLFET is a variable resistor turned on by the gate voltage [3, 4]. JLFET is described as an accumulation mode device, in which the doping concentration is the same in source. channel and drain [5, 6]. As the gradient of the doping concentration between source and channel or drain and channel is zero, no *p*-*n*-junction formation is necessary during the fabrication, which eliminates the need for expensive annealing techniques and allows the fabrication of devices with shorter channels [7, 8]. In JLFET, the electric current flowing through it is controlled by the applied gate voltage. Two gates, i.e., front and back gates, and an ultra-thin body reduce short channel effects (SCEs) in double gate devices [9]. In JLFET, the work function (WF) difference between metal and semiconductor maintains the device in the OFF state. Due to the scaling effect, the reduction in transistor size decreases the gate oxide thickness. which causes SCEs by hot carriers such as an increase in the parasitic current on the gate oxide and an increase in power consumption. The recessed channel reduces SCEs [10]. As the electric field is low in JLFET, the hot carrier effect is reduced [11]. Performance can be improved by using a high-k dielectric material (HfO<sub>2</sub>) as the gate oxide, since scaling of SiO<sub>2</sub> results in more leakage as its thickness decreases [12, 13]. Modifying the gate oxide structure changes the energy bands of the carriers under the gate, resulting in a reduction of the leakage current.

Increasing the gate oxide thickness at both edges reduces band to band tunnelling [14]. In the case of a recessed double-gate JLFET (R\_DGJLFET) in the OFFstate, fewer charge carriers in the channel were found, resulting in lower IOFF, much better ION/IOFF, and smaller subthreshold swing (SS). By increasing the WF value, greater gate control over the channel region is achieved, and hence a reduction in IOFF is observed with better ION/IOFF [15]. SS is a parameter used to measure how quickly the current decreases when the transistor turns to the OFF state [16]. SS of a conventional FET is limited to 60 mV/decade due to the current generation dependent on thermionic emission. For low IOFF, SS should be small. It has a great influence on the leakage current, power consumption, and ON-to-OFF current ratio. JLFETs are highly doped semiconductors, which are volume depleted in the OFF state [17]. The device has good turn-off characteristics [18, 19]. Here, recessed modified JLFET is proposed using the concept of increased thickness at the gate edges and recessed channel. The paper also provides a detailed analysis of how the variation in WF results in changes in the performance parameters, namely Vth, IOFF, ION, ON-to-OFF current ratio  $(I_{ON}/I_{OFF})$ , and SS. The performance of R\_DGJLFET against variations in the gate WF was further improved by a structure called recessed modified double-gate JLFET (R\_M\_DGJLFET). The

2077-6772/2022/14(1)01008(5)

<sup>\*</sup> kalaiselvi20142@gmail.com

#### K. KALAI SELVI, K.S. DHANALAKSHMI, K. KANAGARAJAN

range of WF values from 4.6 to 5.0 eV was identified as the work function window (WFW) to obtain optimal performance of R\_M\_DGJLFET for low power applications. JLFET does not charge in the OFF state, considerable  $V_{\rm DS}$  can lead to band overlap between the channel and drain regions. Band overlap causes tunnelling [17]. The dielectric thickness at the edges is increased and a minimum thickness is maintained at the center, resulting in less tunnelling in the device. Drain-induced barrier lowering (DIBL), which is SCE, represents the reduction of the FET threshold voltage at higher drain voltages. DIBL is reduced in R\_M\_DGJLFET. The proposed R\_M\_DGJLFET design is optimized by incorporating the best results from the TCAD simulations. The whole paper is categorized into three sections: the first section of the paper includes device parameters and simulations, the second section discusses the results, and the conclusions are included in the last section.

### 2. DEVICE STRUCTURE, PARAMETERS AND SIMULATION MODELS

Fig. 1 represents the schematic structure of  $R_M_DGJLFET$  using  $HfO_2$  as a high-k dielectric medium. The gate oxide thickness is 5 nm at the edges  $(t_{ox1})$  and 1 nm in the central region  $(t_{ox2})$ , the physical gate length (GL) is 20 nm. The device consists of a source with an effective length of 10 nm and a drain with an effective length of 10 nm, the silicon film thickness  $(T_{\rm Si})$  is 10 nm. The gate WF is set to 4.9 eV and other parameters are varied accordingly. The doping concentration of the device is set to  $1.19 \text{ cm}^{-3}$ (n-type). Fig. 2 explicitly shows the variation between the simulated and published models [15]. The leakage current in the proposed model is less compared to the published model. All simulations are implemented in the Silvaco 2D simulator, technology computer aided design (TCAD) with concentration-dependent carrier mobility. The Shockley-Read-Hall Model uses fixed minority carrier lifetimes, the Lombardi CVT Model takes into account mobility degradation, the Bandgap Narrowing Model considers bandgap narrowing effects, the Fermi-Dirac Model takes into account high doping in the channel, the Band-to-Band (Nonlocal) Model analyzes the effect of band-to-band tunnelling (BTBT). The parameters used for device simulation are listed in Table 1. The simulated data of the characteristic curves are found out by using Plot Digitizer tool.

### 3. RESULTS AND DISCUSSION

The results were obtained using Silvaco Atlas TCAD tools. Fig. 3 represents the simulated  $I_{DS}$  versus  $V_{GS}$  graph with the variation of gate WF from 4.6 to 5.0 eV. The OFF-state current is reduced to 7.47e-16 A/µm as WF increases from 4.6 to 4.9 eV. The OFF-state current is 1.60e-17 A/µm for a WF of 5.0 eV as  $V_{th}$  increases to 0.66 V. So, a WF of 4.9 eV is considered the optimal value. Fig. 4 shows  $I_{ON}/I_{OFF}$ . The current ratio  $I_{ON}/I_{OFF}$  is observed to increase with increasing WF, because the OFF-current decreases. Fig. 5 depicts an increase in the threshold voltage with increasing WF. A higher applied voltage is needed to decrease the potential to enable

J. NANO- ELECTRON. PHYS. 14, 01008 (2022)



Fig. 1 - Cross-sectional 2D structure of R\_M\_DGJLFET



Fig. 2 – Drain current of the simulated and published models [15]

Table 1 – Device parameters of R\_M\_DGJLFET

| Parameters                                           | Values                        |  |
|------------------------------------------------------|-------------------------------|--|
| Doping concentration                                 | $1 \times 10^{19}$ cm $^{-3}$ |  |
| Gate length (GL)                                     | 20 nm                         |  |
| Source length (SL)                                   | 10 nm                         |  |
| Drain length (DL)                                    | 10 nm                         |  |
| Channel thickness (T <sub>Si</sub> )                 | 10 nm                         |  |
| Gate oxide thickness at the edges $(t_{\text{ox1}})$ | 5  nm                         |  |
| Gate oxide thickness in the center $(t_{ox2})$       | 1 nm                          |  |
| Gate work function (WF)                              | 4.9                           |  |

electron flow, hence  $V_{th}$  increases with WF. Table 2 lists the electrical parameters of the proposed model for a WFW of 4.6-5.0 eV. As the WF value increases,  $I_{OFF}$ decreases due to good volume depletion in the OFF state. SS is equal to 59.78 mV/dec, as shown in Table 2. This feature is a slight improvement when compared to conventional JLFET having 60 mV/dec [7]. In *n*-channel JLFETs, electron tunneling from the valence band of the channel to the conduction band of the drain leaves behind holes in the channel, which increase the channel potential [17]. In the proposed design at  $V_{GS} = 0.0 \text{ V}$ ,  $V_{DS} = 0.05 \text{ V}$ , a decrease in WF results in lowering the electric field along the channel, as shown in Fig. 6. The PERFORMANCE ESTIMATION OF RECESSED MODIFIED ...

concentration of electrons in the channel and potential variation along the channel also decrease. Lowering the electric field reduces the hot carrier effect, which is one of SCEs. It has been observed that the proposed device achieves improved depletion with a lower electron concentration in the OFF state due to the reduced silicon thickness in the channel region.



**Fig. 3** – Transfer characteristics of  $I_{\rm DS}$  (drain current) vs.  $V_{\rm GS}$  (gate voltage) for different values of gate WF varied from 4.6 to 5.0 eV for *n*-type JLFET. For doping of  $1\cdot10^{19}$  cm<sup>-3</sup>,  $V_{\rm GS} = 0$ -1.0 V,  $V_{\rm DS} = 0.05$  V



Fig. 4 – Transfer characteristics of  $\it I_{ON}/\it I_{OFF}$  vs. WF for  $\it n$ -type JLFET at  $\it V_{DS}=0.05$  V,  $\it V_{GS}=0.1$  V

Fig. 7 shows the transfer  $I_{\rm DS}$ - $V_{\rm GS}$  characteristics for *n*-type JLFET as a function of  $V_{\rm DS}$  (drain to source voltage). It is seen from the figure that the drain voltage will have very little effect on the drain current, which indicates good gate control over the leakage current. However, the drain current slowly increases with increasing  $V_{\rm DS}$ , as shown in Table 3. The ON state current of 2.23e-04 A/µm is obtained at  $V_{\rm DS} = 0.6$  V. The  $I_{\rm ON}/I_{\rm OFF}$  current ratio begins to increase with increasing  $V_{\rm DS}$  due to an increase in the ON current.



Fig. 5 – Transfer characteristics of the threshold voltage (V<sub>th</sub>) vs. WF for *n*-type JLFET at  $V_{\rm DS}=0.05$  V,  $V_{\rm GS}=0.1$  V

| Parameters              | Values |        |        |        |          |  |  |
|-------------------------|--------|--------|--------|--------|----------|--|--|
| WF (eV)                 | 4.6    | 4.7    | 4.8    | 4.9    | <b>5</b> |  |  |
| $V_{th}$ (V)            | 0.27   | 0.37   | 0.47   | 0.57   | 0.67     |  |  |
| SS (mv/dec)             | 59.81  | 59.79  | 59.78  | 59.78  | 59.78    |  |  |
| I <sub>OFF</sub> (A/μm) | 7.78e- | 1.65e- | 3.52e- | 7.47e- | 1.60e-   |  |  |
|                         | 11     | 12     | 14     | 16     | 17       |  |  |
| I <sub>ON</sub> (A/μm)  | 1.98e- | 1.96e- | 1.94e- | 1.89e- | 1.79e-   |  |  |
|                         | 04     | 04     | 04     | 04     | 04       |  |  |
| $I_{ m ON}/I_{ m OFF}$  | 2.54e+ | 1.19e+ | 5.52e+ | 2.53e+ | 1.12e+   |  |  |
|                         | 06     | 08     | 09     | 11     | 13       |  |  |



Fig. 6 – Electric field in the device in the OFF state,  $V_{GS} = 0$  and  $V_{DS} = 0.05$  V using the BTBT (Nonlocal) model

Now, the doping level of the device varies between  $1 \cdot 10^{17}$  to  $1 \cdot 10^{20}$  cm<sup>-3</sup>. A doping level of  $1 \cdot 10^{19}$  cm<sup>-3</sup> is taken as the optimal value, as SS is 59.78. At a doping level of  $1 \cdot 10^{20}$  cm<sup>-3</sup>, SS increases to 61.44, so doping remains at a level of  $1 \cdot 10^{19}$  cm<sup>-3</sup>. An increase in the concentration increases  $I_{\rm ON}$ , but due to the requirement of low SS, the doping level is kept at  $1 \cdot 10^{19}$  cm<sup>-3</sup>.



Fig. 7 – Transfer characteristics of  $V_{\rm GS}$  vs.  $I_{\rm DS}$  for *n*-type JLFET for different  $V_{\rm DS}$  values

Table 3 – Performance comparison for different  $V_{\rm DS}$  values in R\_M\_DGJLFET

| Parameters             | Values |        |        |        |       |  |
|------------------------|--------|--------|--------|--------|-------|--|
| $V_{\rm DS}$ (V)       | 0.6    | 0.7    | 0.8    | 0.9    | 1     |  |
| $V_{th}$ (V)           | 0.57   | 0.57   | 0.57   | 0.58   | 0.14  |  |
| SS (mV/dec)            | 59.78  | 59.78  | 59.77  | 59.77  | 59.78 |  |
| Ioff (A/µm)            | 7.89e- | 8.17e- | 8.36e- | 8.50e- | 4.76e |  |
|                        | 16     | 16     | 16     | 16     | -13   |  |
| I <sub>ON</sub> (A/μm) | 2.23e- | 2.56e- | 2.86e- | 3.14e- | 6.17e |  |
|                        | 04     | 04     | 04     | 04     | -04   |  |
| $I_{ m ON}/I_{ m OFF}$ | 2.83e+ | 3.13e+ | 3.42e+ | 3.70e+ | 1.30e |  |
|                        | 11     | 11     | 11     | 11     | +09   |  |

A decrease in the OFF-current with decreasing  $T_{\rm Si}$  is due to the fact that BTBT from the channel to the drain is lower for JLFET with a thin device layer. JLFET with thick  $T_{\rm Si}$  has high drain control over the channel, so the tunneling barrier width between the channel and the drain will be slightly smaller compared to devices with thin  $T_{\rm Si}$  [17]. When the dielectric thickness at the gate edges increases, it changes the energy band distributions of the carriers near the gate sidewall. This prevents a sharp drop/rise in the energy band from the gate region to the drain and source regions of the device, and then lessens the overlap between the

# REFERENCES

- 1. Edgar, Lilienfeld Julius, Pat. 1745175, U.S, publ. 1930.
- Arian Nowbahari, Avisek Roy, Luca Marchetti, *Electronics* 9, 1174 (2020).
- Jean-Pierre Colinge, Abhinav Kranti, Ran Yan, Chi-Woo Lee, Isabelle Ferain, Ran Yu, N. Dehdashti Akhavan, Pedram Razavi, *Solid State Electron.* 65, 33 (2011).
- Shridhar R. Sahu, Rahul S. Agrawal, Sanjay M. Balwani, Int. J. Comput. Appl. 1, 8 (2012).
- Chi-Woo Lee, Aryan Afzalian, Nima Dehdashti Akhavan, Ran Yan, Isabelle Ferain, Jean-Pierre Colinge, *Appl. Phys. Lett.* 94, 053511 (2009).
- Aryan Afzalian, Dimitri Lederer, C.W. Lee, Ran Yan, Weize Xiong, C. Rinn Cleavelin, J.P. Colinge, *Silicon Nanoelectronics Workshop*, 1 (IEEE: 2008).
- 7. Jean-Pierre Colinge, Chi-Woo Lee, Aryan Afzalian, Nima

### J. NANO- ELECTRON. PHYS. 14, 01008 (2022)

valence and conduction bands in the channel and the drain separately to reduce the effect of BTBT [14]. In the simulated model, 2 nm  $T_{Si}$  and 5 nm edge thickness are used in order to reduce  $I_{OFF}$  and tunnelling width when compared to a thick channel layer. In the output, for 5 nm edge thickness and 2 nm  $T_{Si}$  a gradual decay of the bands from the channel to the drain is observed. Fig. 8 shows the band energies for gate edge thicknesses of 5 and 1 nm. For 1 nm thickness, there is an abrupt drop in the conduction and valence band energies. So, electron tunnelling will be greater at 1 nm thickness.



Fig. 8 – Conduction and valence band energies for thicknesses of 1 and 5 nm at the gate edges

#### 4. CONCLUSIONS

 $R_M_DGJLFET$  device was formed by reducing the channel width and increasing the dielectric thickness at the edges. The device performance was compared to that of  $R_DGJLFET$ . Depending on WF and dielectric thickness, the performance of the device increased. The effects of change in WF, drain voltage, oxide thickness, and electric potential were analyzed. *I*<sub>OFF</sub> was optimized at a WF of 4.9 eV and an oxide thickness of 5 nm at the edges. An increase in the WF decreases the electron concentration, electric field and potential in the channel in the OFF state. An increase in the oxide thickness at the gate edges changes the energy bands, slowing down band bending, hence tunnelling is reduced.

Dehdashti Akhavan, Ran Yan, Isabelle Ferain, Pedram Razavi, *Nat Nanotechnol.* **5**, 225 (2010).

- Colinge Jean-Pierre, Chi-Woo Lee, Aryan Afzalian, Nima Dehdashti, Ran Yan, Isabelle Ferain, P. Razavi, *Int SOI Conf.*, 1 (IEEE: 2009).
- H-SP. Wong, David J. Frank, Paul Solomon, Int. Electron Devices Meet-Tech. Dig, Cat. No 98 CH 36217, 407 IEEE: 1998.
- 10. S. Kim, S.W. Kim, Electron. Lett. 52 No 19, 1640 (2016).
- Colinge, Jean-Pierre, Chi-Woo Lee, Isabelle Ferain, Nima Dehdashti Akhavan, Ran Yan, Pedram Razavi, Ran Yu, Alexei N. Nazarov, Rodrigo T. Doria, *Appl. Phys. Lett.* 96, 073510 (2010).
- G.D. Wilk, R. M. Wallace, J.M. Anthony, J. Appl. Phys. 89, 5243 (2001).

PERFORMANCE ESTIMATION OF RECESSED MODIFIED ...

- Pradhan, Kumar Prasannajit, Sushanta Kumar Mohapatra, Prasanna Kumar Sahu, D.K. Behera, *Microelectr. J.* 45, 144 (2014).
- Meile Wu, Xiaoshi Jin, Hyuck-In Kwon, Rongyan Chuai, Xi Liu, Jong-Ho Lee, J. Semicond. Tech. Sci. 13, 245 (2013).
- 15. Kumar Sandeep, Arun Kumar Chatterjee, Rishikesh Pandey, *Silicon* 13, 3447 (2020).
- 16. Hakkee Jung, Int. J. Electr. Comput. Eng. 11, 232 (2021).
- 17. Suresh Gundapaneni, Mohit Bajaj, Rajan K. Pandey, Kota

VRM Murali, Swaroop Ganguly, Anil Kottantharayil, *IEEE Trans. Electron Dev.* **59**, 1023 (2012).

- J.P. Colinge, C.W. Lee, N. Dehdashti Akhavan, R.Yan, I. Ferain, P.Razavi, A.Kranti, R.Yu, Semiconductor-On-Insulator Materials for Nanoelectronics Applications, 187 (Berlin: Springer: 2011).
- Lee, Chi-Woo, Isabelle Ferain, Aryan Afzalian, Ran Yan, Nima Dehdashti Akhavan, Pedram Razavi, Jean-Pierre Colinge, *Solid State Electron.* 54, 97 (2010).

# Оцінка продуктивності модифікованого безперехідного багатозатворного транзистора із вбудованим каналом

### K. Kalai Selvi<sup>1</sup>, K.S. Dhanalakshmi<sup>2</sup>, Kalaivani Kanagarajan<sup>3</sup>

<sup>1</sup> Government College of Engineering, Tirunelveli, Tamil Nadu, India

<sup>2</sup> Kalasalingam Academy of Research and Education, Virudhunagar, Tamil Nadu, India <sup>3</sup> Nxp Semiconductors, Bangalore, India

Масштабування відіграло важливу роль у покращенні швидкості та енергоспоживання. Закон Мура наполягає на постійному періодичному зменшенні розмірів пристроїв. Інженерія затворних діелектриків є одним із засобів зменшення розмірів пристроїв. У роботі описується моделювання електричних характеристик зменшеної ширини каналу та збільшеної товщини діелектрика на краях затвора безперехідного багатозатворного транзистора. Новизна роботи полягає у збільшеній товщині оксиду затвора по краях, що зменшує струм витоку. НfO2 використовується як діелектричний матеріал, оскільки тонкий шар SiO<sub>2</sub> викликає виток через оксид затвора в канал. Відмінною властивістю HfO<sub>2</sub> є його висока діелектрична проникність (20-25), яка в 4-6 разів перевищує проникність SiO2. У роботі були досліджені параметри продуктивності двозатворного безперехідного FET, а саме порогова напруга ( $V_{th}$ ), струм вимкнення ( $I_{OFF}$ ), струм увімкнення ( $I_{ON}$ ), відношення струму увімкнення до струму вимкнення (Ion/IoFF) та підпорогове коливання (SS) для вікна роботи виходу затвора від 4,6 до 5,0 eB. У вікні роботи виходу було знайдено оптимальну продуктивність для роботи виходу затвора 4,9 еВ. Запропонований пристрій має низький струм вимкнення та підпорогове коливання порівняно зі звичайним безперехідним FET. У роботі представлено моделювання безперехідного транзистора за допомогою інструменту Atlas Silvaco TCAD. Пристрій показує струм вимкнення порядку 10<sup>-16</sup> А/мкм, відношення струму увімкнення до струму вимкнення порядку 10<sup>11</sup> і підпорогове коливання 59,78 мВ/дек. Пристрій демонструє постійне підпорогове коливання для діапазону робот виходу від 4,6 до 5,0 еВ. Результати моделювання показують, що пропонований пристрій підходить для малопотужних застосувань.

Ключові слова: Безперехідний польовий транзистор (JLFET), Робота виходу (WF), Модифікований JLFET із вбудованим каналом, Підпорогове коливання (SS), Товщина оксиду на краях затвора, Зменшена ширина каналу, HfO<sub>2</sub>.